Cadence Extends Digital Design Leadership with ML-based Cerebrus

Cadence Design Systems, Inc. today announced the delivery of the Cadence Cerebrus Intelligent Chip Explorer, a new machine learning (ML)-based tool that automates and scales digital chip design.

Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced the delivery of the Cadence Cerebrus Intelligent Chip Explorer, a new machine learning (ML)-based tool that automates and scales digital chip design, enabling customers to efficiently achieve demanding chip design goals. The combination of Cerebrus and the Cadence RTL-to-signoff flow offers advanced chip designers, CAD teams and IP developers the ability to improve engineering productivity by up to 10X versus a manual approach while also realizing up to a 20% better power, performance and area (PPA).

With the addition of Cerebrus to the broader digital product portfolio, Cadence offers the industry’s most advanced ML-enabled digital full flow, from synthesis through implementation and signoff.​ The new tool is cloud enabled and utilizes highly scalable compute resources from leading cloud providers to rapidly meet design requirements across a wide range of markets includingconsumer, hyperscale computing, 5G communications, automotive and mobile. For more information on Cerebrus, please visit www.cadence.com/go/cerebruspr.

Cerebrus provides customers with the following benefits:

“Previously, design teams didn’t have an automated way to reuse historical design knowledge, leading to excess time spent on manual re-learning with each new project and lost margins,” said Dr. Chin-Chi Teng, senior vice president and general manager in the Digital & Signoff Group at Cadence. “The delivery of Cerebrus marks an EDA industry revolution with ML-driven digital chip design where engineering teams have a greater opportunity to provide higher impact in their organizations because they can offload manual processes. As the industry continues to move to advanced nodes and design size and complexity increase, Cerebrus lets designers achieve PPA goals much more efficiently.”

Cerebrus is part of the broader Cadence digital full flow, working seamlessly with the Genus Synthesis Solution, InnovusImplementation System, Tempus Timing Signoff Solution, Joules RTL Power Solution, Voltus IC Power Integrity Solution and Pegasus Verification System to provide customers with a fast path to design closure and better predictability. The new tool and the broader flow support the company’s Intelligent System Design strategy, which enables pervasive intelligence for design excellence.

Exit mobile version